### Introduction

The Arithmetic Logic Unit (ALU) is a fundamental component of a CPU, responsible for performing various arithmetic and logical operations. A 32-bit ALU is designed to execute the following operations: addition, subtraction (using 2's complement), bitwise NOT of input **A**, bitwise NOT of input **B**, comparison, and multiplication.

The operations are selected using a 3-bit select line, and a clock signal is used to synchronize all operations, thereby incorporating both combinational and sequential logic within the module. Inputs **A** and **B** are 32-bit operands, and **reset\_n** is an active-low reset signal. When **reset\_n** is high, the output or the stored value in the D flip-flop is cleared. When **reset\_n** is low, the output is captured on the rising edge of the clock signal.

The first always block is sequential logic, triggered by the rising edge of the clock, and can be classified as edge-triggered. The second block represents combinational logic and performs the defined arithmetic and logical operations.

# **Block Diagram**



## **Design Flow**

Project 1: Developed behavioral Verilog code and a testbench for a 16-bit ALU and implemented it using Xilinx Vivado.

Project 2: A 16-bit ALU design was scaled up to a 32-bit ALU to reduce latency and enhance performance. Verilog code for the 32-bit ALU was successfully implemented. A netlist was generated, and a report displaying the total number of cells used in the design was produced using Synopsys Design Vision.

**Result: No. of cells obtained = 4164 cells** 

Project 3: Used the GF65nm process and Cadence design tools to design and characterize the layout of an inverter.

Project 4: Designed a custom cell library containing eight combinational standard cells: inverter, NAND2, NOR2, AOI332, NAND3, OAI4331, an 11-input logic circuit, and NOR3.

Height of all cells: 3.312 um.

Project 5: Designed a falling-edge D Flip-Flop using the Cadence Virtuoso design tool and performed timing analysis using HSPICE.

Height of the d flip-flop: 4.048 um.

Project 6: Cells designed in Projects 3–5 were used to generate the complete layout of a 32-bit ALU. Characterization of each cell was done using PrimeLib. A LEF file was generated using Virtuoso. LibraryCompiler was then used to convert the combined library file into a database (.db) file. Synopsys Design Vision synthesized a Verilog file using the .db file, and a netlist was generated showing the total number of cells used: 7,402. Placement and routing were handled by Innovus. After completion, the design was imported into Virtuoso for DRC, LVS, and PEX checks. Static Timing Analysis (STA) was performed using PrimeTime to calculate clock delay and power consumption

## Cell Placement and Routing in Innovus

### Without filler cells:





### With filler cells:





### Routing



## **Schematic**



## Layout



Final cell height = 380.12 um

Final cell width = 392.42 um

## **DRC** Results

Initial DRC violations were around 2000 but it was brought down to around 500 by doing few changes .



### **Primetime**





## Symbol



# Trade-offs g challenges faced while designing

- The height of all other cells was scaled up to match the height of the D Flip-Flop (DFF). The pin pitch was adjusted to  $0.52\,\mu m$  due to significant empty spaces remaining between cells, even after the insertion of filler cells. The offset was modified to  $0.26\,\mu m$  to accommodate and minimize these gaps.
- During the initial simulation, approximately 2,000 DRC errors were observed, primarily due to the height of the M2 layer. These errors were later reduced to 572 by resizing the M2 layer.
- Initially, the filler cells were designed with a width of 0.52 µm; however, this led to excessive spacing. The design was later updated with a reduced filler cell width of 0.26 µm to effectively minimize unused space.